دورية أكاديمية

Efficient Hardware Realization of SC Polar Decoders Using Compound Pipelined Processing Units and Auxiliary Registers

التفاصيل البيبلوغرافية
العنوان: Efficient Hardware Realization of SC Polar Decoders Using Compound Pipelined Processing Units and Auxiliary Registers
المؤلفون: Yasir Ali, Yuanqing Xia, Tayyab Manzoor, Shahzad Ali, Mohamed Abouhawwash, S. S. Askar, Amit Krishan Kumar, Ruifeng Ma
المصدر: IEEE Access, Vol 12, Pp 23808-23826 (2024)
بيانات النشر: IEEE, 2024.
سنة النشر: 2024
المجموعة: LCC:Electrical engineering. Electronics. Nuclear engineering
مصطلحات موضوعية: Polar codes implementations, compound-logic pipeline processing, latency reduction, simplified non-statistical LLR metric, Electrical engineering. Electronics. Nuclear engineering, TK1-9971
الوصف: Polar codes have garnered substantial research attention due to their impressive performance characteristics and have found applications in recent technologies, including 5G New Radio (NR) systems, Internet of Things (IoT) communications, and cyber-physical systems that utilize sensor and actuator networks. However, the existing SC decoders suffer from lengthy processing latencies due to their sequential processing steps, thereby restricting the practical applicability of polar codes. To address this latency issue, this paper introduces a Compound Pipeline Processing Unit (CPPU) and its simplified counterpart, a crucial step in realizing tree-level compound pipelining. In contrast to sequential circuitry, the previously described combinational architecture lacks internal storage elements, with the clock period defined by the longest path delay. This strategy conserves hardware resources by avoiding memory usage, but it inevitably decelerates the decoder’s performance. Notably, implementation results underline the efficiency of the proposed CPPU-based SC polar decoder using a fully unrolled encoder and decoder on the targeted platform of a Virtex UltraScale - XCVU190 Field Programmable Gate Array (FPGA), using a parametric approach in the Very High-Speed Integrated Circuit Hardware Description Language (VHDL). The assessment of error-correction performance involves examining various combinations of integral and fractional bits in LLR quantized representations. This approach achieves a throughput of about 2672 Mbps, accompanied by a substantial reduction of 17% in Lookup Table (LUT) usage. Furthermore, the decoder’s speed is enhanced by approximately 17.34% for a code length of 128 bits and LLR quantization of 5 bits.
نوع الوثيقة: article
وصف الملف: electronic resource
اللغة: English
تدمد: 2169-3536
العلاقة: https://ieeexplore.ieee.org/document/10430153Test/; https://doaj.org/toc/2169-3536Test
DOI: 10.1109/ACCESS.2024.3364384
الوصول الحر: https://doaj.org/article/b2a9f1cd90e1443b890bf8942ce29c99Test
رقم الانضمام: edsdoj.b2a9f1cd90e1443b890bf8942ce29c99
قاعدة البيانات: Directory of Open Access Journals
الوصف
تدمد:21693536
DOI:10.1109/ACCESS.2024.3364384