Implementation of LDPC encoding to DTMB standard based on FPGA

التفاصيل البيبلوغرافية
العنوان: Implementation of LDPC encoding to DTMB standard based on FPGA
المؤلفون: Ouyang, Xiang, Ruan, Changcheng, Zheng, Lingxiang, 郑灵翔
المصدر: http://dx.doi.org/10.1109/ICIS.2011.44Test.
بيانات النشر: IEEE Computer Society
سنة النشر: 2011
المجموعة: Xiamen University Institutional Repository
مصطلحات موضوعية: Design, Error correction, Information science, Shift registers, Standards
الوصف: Conference Name:2011 10th IEEE/ACIS International Conference on Computer and Information Science, ICIS 2011. Conference Address: Sanya, Hainan Island, China. Time:May 16, 2011 - May 18, 2011. ; IEEE Computer Society; Int. Assoc. Comput. Inf. Sci. (ACIS); Institute of Electrical and Electronics Engineers (IEEE); Hainan University ; In this paper, an implementation of Low-Density Parity-Check (LDPC) encoder is introduced, which meets the demand of Chinese Digital Terrestrial Multimedia Broadcasting (DTMB) standard. A design of the LDPC encoder which uses a partially-parallel encoding structure based on the Shift Register Adder Accumulator (SRAA) circuit is studied according to the irregular quasi-cyclic characteristic of LDPC encoding specified by the standard. Then we use the FPGA to implement the design. The simulation and implementation results show that the design meets the requirement of DTMB standard and reduces the resource usage. ? 2011 IEEE.
نوع الوثيقة: conference object
اللغة: English
العلاقة: Proceedings - 2011 10th IEEE/ACIS International Conference on Computer and Information Science, ICIS 2011, 2011:235-238; 20115214630431; http://dspace.xmu.edu.cn/handle/2288/87032Test
الإتاحة: https://doi.org/10.1109/ICIS.2011.44Test
http://dspace.xmu.edu.cn/handle/2288/87032Test
رقم الانضمام: edsbas.A4CC84CD
قاعدة البيانات: BASE