In-situ doped silicon germanium and silicon carbide source drain region for strained silicon CMOS transistors

التفاصيل البيبلوغرافية
العنوان: In-situ doped silicon germanium and silicon carbide source drain region for strained silicon CMOS transistors
Document Number: 20070196992
تاريخ النشر: August 23, 2007
Appl. No: 11/442009
Application Filed: May 26, 2006
مستخلص: A method for forming a semiconductor integrated circuit device, e.g., MOS, CMOS. The method includes providing a semiconductor substrate, e.g., silicon substrate, silicon on insulator. The method includes forming a dielectric layer (e.g., silicon dioxide, silicon nitride, silicon oxynitride) overlying the semiconductor substrate. The method also includes forming a gate layer (e.g., polysilicon) overlying the dielectric layer. The method patterns the gate layer to form a gate structure including edges. The method includes forming a dielectric layer overlying the gate structure to protect the gate structure including the edges. In a specific embodiment, sidewall spacers are formed using portions of the dielectric layer. The method etches a source region and a drain region adjacent to the gate structure using the dielectric layer as a protective layer. In a preferred embodiment, the method deposits using selective epi growth of silicon germanium material into the source region and the drain region to fill the etched source region and the etched drain region and simultaneously introduces a dopant impurity species into the silicon germanium material during a portion of the time associated with the depositing of the silicon germanium material to dope the silicon germanium material during the portion of the time associated with the depositing of the silicon germanium material. In a specific embodiment, the method also includes causing a channel region between the source region and the drain region to be strained in compressive mode from at least the silicon germanium material formed in the source region and the drain region.
Inventors: Xiang, Mo Hong (Shanghai, CN); Chen, John (Shanghai, CN); Zhu, Bei (Shanghai, CN); Gao, Dai Wei (Shanghai, CN); Wu, Hanming (Shanghai, CN)
Assignees: Semiconductor Manufacturing Int'l (Shanghai) Corporation (Shanghai, CN)
Claim: 1. A method for forming a semiconductor integrated circuit device comprising: providing a semiconductor substrate; forming a dielectric layer overlying the semiconductor substrate; forming a gate layer overlying the dielectric layer; patterning the gate layer to form a gate structure including edges; forming a dielectric layer overlying the gate structure to protect the gate structure including the edges; etching a source region and a drain region adjacent to the gate structure using the dielectric layer as a protective layer; depositing using selective epi growth of a silicon germanium material into the source region and the drain region to fill the etched source region and the etched drain region; simultaneously introducing a dopant impurity species into the silicon germanium material during a portion of the time associated with the depositing of the silicon germanium-material to dope the silicon germanium material during the portion of the time associated with the depositing of the silicon germanium material; and causing a channel region between the source region and the drain region to be strained in compressive mode from at least the silicon germanium material formed in the source region and the drain region.
Claim: 2. The method of claim 1 wherein the dielectric layer has a thickness that is less than 300 Angstroms.
Claim: 3. The method of claim 1 wherein the channel region has a length of a width of the gate structure.
Claim: 4. The method of claim 1 wherein the semiconductor substrate is essentially silicon material.
Claim: 5. The method of claim 1 wherein the silicon germanium material is single crystalline.
Claim: 6. The method of claim 1 wherein the silicon germanium has a ratio of silicon/germanium of 10:90 to 20:90.
Claim: 7. The method of claim 1 further comprising forming a spacer layer overlying the semiconductor substrate including silicon germanium, gate structure, and edges.
Claim: 8. The method of claim 7 further comprising anisotropic etching the spacer layer to form sidewall spacers on edges of the gate layer.
Claim: 9. The method of claim 1 wherein the depositing is provided using an epitaxial reactor.
Claim: 10. The method of claim 1 wherein the compressive mode increases a mobility of holes in the channel region.
Claim: 11. The method of claim 1 wherein the dopant impurity species is provided in-situ at a temperature of about 700 Degrees Celsius.
Claim: 12. The method of claim 1 wherein the dopant impurity species comprise boron bearing impurities, the boron impurities having a concentration ranging 1×1019 to 5×1020 atoms/cm3.
Claim: 13. The method of claim 1 wherein the dopant impurity species comprise a boron species derived from B2H6.
Claim: 14. The method of claim 1 wherein the dopant impurity species is of P− type.
Claim: 15. The method of claim 1 further comprising performing a P+ type implant in the silicon germanium material in the source region and the drain region.
Claim: 16. The method of claim 1 further comprising performing a rapid thermal anneal of the silicon germanium material in the source region and the drain region at a temperature ranging from about 1000 to about 1200 Celsius.
Claim: 17. The method of claim 1 wherein the selective epi growth occurs only on exposed crystalline silicon surfaces.
Claim: 18. The method of claim 1 wherein the doping is provided upon deposition of the silicon germanium species.
Claim: 19. The method of claim 1 wherein the dopant impurity species is activated upon deposition of the silicon germanium species.
Claim: 20. The method of claim 1 wherein the silicon germanium material is formed using an SiH4 bearing species and an GeH4 being species.
Claim: 21. The method of claim 20 wherein the SiH4 bearing species and the GeH4 bearing species is combined with an HCl species and H2 species.
Claim: 22. A method for forming a semiconductor integrated circuit device comprising: providing a semiconductor substrate; forming a dielectric layer overlying the semiconductor substrate; forming a gate layer overlying the dielectric layer; patterning the gate layer to form a gate structure including edges; forming a dielectric layer overlying the gate structure to protect the gate structure including the edges; etching a source region and a drain region adjacent to the gate structure using the dielectric layer as a protective layer; depositing using selective epi growth of a silicon carbide material into the source region and the drain region to fill the etched source region and the etched drain region; simultaneously introducing a dopant impurity species into the silicon carbide material during a portion of the time associated with the depositing of the silicon carbide material to dope the silicon germanium material during the portion of the time associated with the depositing of the silicon carbide material; and causing a channel region between the source region and the drain region to be strained in tensile mode from at least the silicon carbide material formed in the source region and the drain region.
Claim: 23. The method of claim 22 wherein the dielectric layer has a thickness that is less than 300 Angstroms.
Claim: 24. The method of claim 22 wherein the channel region has a length of a width of the gate structure.
Claim: 25. The method of claim 22 wherein the semiconductor substrate is essentially silicon material.
Claim: 26. The method of claim 22 wherein the silicon carbide material is single crystalline.
Claim: 27. The method of claim22 further comprising forming a spacer layer overlying the semiconductor substrate including silicon carbide, gate structure, and edges.
Claim: 28. The method of claim 22 further comprising anisotropic etching the spacer layer to form sidewall spacers on edges of the gate layer.
Claim: 29. The method of claim 22 wherein the depositing is provided using an epitaxial reactor.
Claim: 30. The method of claim 22 wherein the tensile mode increases a mobility of electrons in the channel region.
Claim: 31. The method of claim 22 wherein the dopant impurity species is provided in-situ.
Claim: 32. The method of claim 22 wherein the dopant impurity species comprise an arsenic bearing impurities.
Claim: 33. The method of claim 22 wherein the dopant impurity species comprise a phosphorus species.
Claim: 34. The method of claim 22 wherein the dopant impurities have a concentration ranging from 1×1019 to 1×1020 atoms/cm3.
Claim: 35. The method of claim 22 wherein the dopant impurity species is of N-type.
Claim: 36. The method of claim 22 further comprising performing a N-type implant in the silicon carbide material in the source region and the drain region.
Claim: 37. The method of claim 22 further comprising performing a rapid thermal anneal of the silicon carbide material in the source region and the drain region at a temperature ranging from about 1000 to about 1200 Celsius.
Claim: 38. The method of claim 22 wherein the selective epi growth occurs only on exposed crystalline silicon surfaces.
Claim: 39. The method of claim 22 wherein the doping is provided upon deposition of the silicon carbide species.
Claim: 40. The method of claim 22 wherein the dopant impurity species is activated upon deposition of the silicon carbide species.
Claim: 41. A method for forming a semiconductor integrated circuit device comprising providing a semiconductor substrate, the semiconductor substrate being characterized by a first lattice constant; forming a dielectric layer overlying the semiconductor substrate; forming a gate layer overlying the dielectric layer; patterning the gate layer to form a gate structure including edges; forming a dielectric layer overlying the gate structure to protect the gate structure including the edges; etching a source region and a drain region adjacent to the gate structure using the dielectric layer as a protective layer; depositing using a selective epi growth material into the source region and the drain region to fill the etched source region and the etched drain region; simultaneously introducing a dopant impurity species into the fill material during a portion of the time associated with the depositing of the fill material to dope the fill material during the portion of the time associated with the depositing of the fill material, the deposited fill material being characterized by a second lattice constant; and causing a channel region between the source region and the drain region to be strained, the strained channel region being associated with at least a difference between the first lattice constant of the semiconductor substrate and the second lattice constant of the fill material formed in the source region and the drain region.
Current U.S. Class: 438320/000
Current International Class: 01; 01
رقم الانضمام: edspap.20070196992
قاعدة البيانات: USPTO Patent Applications